Design of a Low-Latency Router Based on Virtual Output Queuing and Bypass Channels for Wireless Network-on-Chip | ||
Journal of Communication Engineering | ||
مقاله 2، دوره 8، شماره 2 - شماره پیاپی 17، مهر 2019، صفحه 179-196 اصل مقاله (870.42 K) | ||
نوع مقاله: Research Paper | ||
شناسه دیجیتال (DOI): 10.22070/jce.2019.3882.1117 | ||
نویسندگان | ||
Farhad Rad* 1؛ Midia Reshadi1؛ Ahmad Khademzadeh2 | ||
1Department of Computer Engineering, Science and Research Branch, Islamic Azad University, Tehran, Iran | ||
2Education and International Scientific Cooperation Department, Iran Telecommunication Research Center, Tehran, Iran | ||
چکیده | ||
Wireless network-on-chip (WiNoC) is considered as a novel approach for designing future multi-core systems. In WiNoCs, wireless routers (WRs) utilize high-bandwidth wireless links to reduce the transmission delay between the long distance nodes. When the network traffic loads increase, a large number of packets will be sent into the wired and wireless links and can easily fill FIFO queues at the input ports of routers. In these conditions, head-of-line (HOL) blocking and node congestion may occur and the network communications efficiency tremendously decreases. In this study, a low-latency router was proposed, which employs virtual output queuing (VOQ) and bypass channels to eliminate the congestion of routers and improves network performance. Synthetic traffic patterns were simulated using Noxim simulator and obtained results show that considerable improvement in the latency, total energy consumption and the saturation throughput can be achieved compared to the other WiNoCs. | ||
کلیدواژهها | ||
wireless network-on-chip؛ head-of-line blocking؛ bypass channels؛ virtual output queuing؛ low-latency routers | ||
آمار تعداد مشاهده مقاله: 360 تعداد دریافت فایل اصل مقاله: 478 |